Synchro/Resolver-Digital Converter
(HSDC/HRDC27 Series)

1. **Features** (see Fig. 1 for outside view, and Table 1 for models)

- Resolution: 12 bits, 14 bits
- High tracking speed
- Hybrid integration, metal case
- Three-state latch output
- With velocity signal Vel output
- Indefinite compatibility with AD1740 series

![Figure 1: Outside view of HSDC/HRDC27 series](image)

<table>
<thead>
<tr>
<th>12-bit</th>
<th>14-bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Syncro</td>
<td>Resolver</td>
</tr>
<tr>
<td>HSDC2742−414 HRDC2742−414</td>
<td>HSDC2754−612 HRDC2754−614</td>
</tr>
<tr>
<td>HRDC2742−414</td>
<td>HRDC2754−614</td>
</tr>
<tr>
<td>HRDC2742−618</td>
<td>HRDC2754−618</td>
</tr>
<tr>
<td>HRDC2754−614</td>
<td></td>
</tr>
</tbody>
</table>

2. **Scope of application**

- Servo system; antenna system; angle measurement; simulation technology; cannon control; control of industrial machine tools

3. **Description**

HSDC/HRDC27 series is the digital-to-synchro/resolver converter for continuous tracking of type II servo loop, it parallelly latches and outputs 12-bit or 14-bit natural binary coded data with 32-line dual-in-line metal package, features the advantages of small volume, light weight and high reliability etc., it is widely applied in such automatic control system as Radar system, navigation system, etc.

The operating power adopts ±15V and +5V DC power. There are two types of output signal: three-line synchro and reference signal (SDC converter) or four-line resolver and reference signal (RDC converter); the output adopts parallel digital codes of binary system.

Table 2  Rated conditions and recommended operating conditions

<table>
<thead>
<tr>
<th>Absolute max. rated value</th>
<th>Supply voltage Vs: ±17.5V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Logical voltage V_L: +5.5V</td>
<td></td>
</tr>
<tr>
<td>Storage temperature range: -55°C ~ 125°C</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Recommended operating conditions</th>
<th>Supply voltage Vs: ±5V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Logical voltage V_L: 5V</td>
<td></td>
</tr>
<tr>
<td>Effective value of reference voltage V_{Ref}: ±10% of nominal value</td>
<td></td>
</tr>
<tr>
<td>Validity of signal voltage V_{1^*}: ±5% of nominal value</td>
<td></td>
</tr>
<tr>
<td>Reference frequency f: 50Hz~2.6kHz</td>
<td></td>
</tr>
<tr>
<td>Operating temperature range T_A: -40°C~+85°C</td>
<td></td>
</tr>
<tr>
<td>-55°C~+105°C</td>
<td></td>
</tr>
</tbody>
</table>

Note: * indicates it can be customized as per user’s requirement.

This series is a digital converter of modular structure for synchro resolver with built-in solid-state SCOTT isolation converter, designed according to the principle of Model II servo, and can realize continuous tracking and conversion.

Differential isolation input and data output is three-state latch mode, suitable for analog signal/digital signal conversion of three-wire type synchro and four-wire resolver. With fast conversion speed and stable and reliable performance, this device can be widely applied in angle measurement and automatic control system.

This product is made by the thick-film hybrid integration process and is 32-wire DIP totally sealed metal package. Both the design and manufacture of the product satisfy the requirements of GJB2438A-2002 “General specification for packages of hybrid integrated circuits” and specific specification of the product.

4. **Electrical performance** (Table 2, Table 3)

ADD: 260 Jixi Road, Hefei, Anhui, China 230022
E-mail: sales@ecrim.cn
Tel: 0086-551-3667943
Fax: 0086-551-3638101
Note: * For converters with frequency of 50kHz, 2kHz and others, the dynamic parameters are different, and they can be provided as per customers’ requirements;  
** : Customization is available.

5. Operating principle

The synchro input signal (or input signal of resolver) is converted into the orthogonal signal through internal differential isolation:

\[
V_1 = KE_0 \sin \theta \sin \omega t, \quad V_2 = KE_0 \cos \theta \sin \omega t
\]

Where, \( \theta \) is analog input angle

The digital angle \( \phi \) of internal reversible counter of these two signals are multiplied in the multiplier of Sine and Cosine functions and are error treated:

\[
KE_0 \sin \theta \cos \phi \sin \omega t - KE_0 \cos \theta \sin \phi \sin \omega t = KE_0 \sin(\theta - \phi) \sin \omega t
\]

The signals are sent to voltage controlled oscillator after amplification, phase discrimination and integration filtration, if \( \theta - \phi \neq 0 \), the voltage controlled oscillator will output pulse to change the data in the reversible counter, till \( \theta - \phi \) becomes zero within the accuracy of the converter, during this process, the conversion tracks the change of input angle \( \theta \) all the time.

Fig.2 Block diagram of operating principle

\[
\theta_\text{out}(S) = \frac{1 + ST_1 S}{1 + ST_1 + S^2 / Ka + S^2 T_2 / Ka}
\]
Methods of data transfer and time sequence

There are two methods for reading out the valid data of converter:

1. Inhibit method (synchronous reading):

A: the converter is connected to 16-bit bus. Byse 1 is connected to logic “1”.
   - Inhibit is set to logic “0” from logic “1” (data locking), wait for 1µs; set Enable to logic “0”, the latch data inside the converter is allowed to be output; read 12-bit or 14-bit data; set Inhibit to logic “1” so as to get ready for reading next valid data (see the time sequence diagram of 16-bit transfer).

B: the converter is connected to 8-bit bus, D1~D8 bit are connected to data bus, and the rest are empty.
   - Inhibit is set to logic “0” from logic “1” (data locking), wait for 1µs; set Enable to logic “0”, the latch data inside the converter is allowed to be output; if Byse1 is set to logic “1”, the converter directly reads the higher 8-bit data, if Byse1 is set to logic “0”, the converter reads the rest bits, automatically adds zero for incomplete bits; set Inhibit to logic “1” in order to get ready for reading next valid data (see Fig. 3 and Fig. 4 for 8-bit transfer time sequence).

![Time sequence chart for 16-bit bus transfer](image)

![Time sequence chart for 8-bit bus transfer](image)

2. Busy method (asynchronous reading):

In asynchronous reading mode, Inhibit is set to logic “1” or empty, whether the internal loop is always in the stable state or whether the output data is valid shall be determined through the state of busy signal Busy. When Busy signal is at high level, it indicates the data is being converted, and the data at this time is unstable and invalid; when Busy signal is at low level, it indicates the data conversion has been completed, and the data at this time is stable and valid. Once high level occurs in Busy during reading, the reading of this time is invalid. In asynchronous reading mode, Busy output is pulse train of TTL level, the width between is related to rotational speed. Likewise, there are also 8-bit and 16-bit two use methods of bus, at the time of valid data output, data reading is also controlled by Enable, refer to time sequence diagram of data transfer (Fig.5 and Fig.6)
For 12-bit converter, pin 13 and 14 are left unconnected.

For SDC converter, pin 17 is left unconnected.

Power supply: ±15V, +5V, GND, the power shall not be connected reversely, otherwise, components will be damaged.

Binary digital output: 12 bits and 14 bits, respectively.

$R_{i_h}$, $R_{i_l}$: excitation signal input.

$S_1$, $S_2$, $S_3$ and $S_4$: signal input of synchro or resolver. ($S_4$ not used for the synchro)

Busy: busy signal

This signal indicates whether the binary number output from the converter is valid or not. When Busy is at
high level, it indicates the converter is carrying out data conversion, the data output at this time is invalid; when Busy is at low level, the data in the converter is stable and the data output at this time is valid.

- **Enable** Data gating
  This pin is the input pin of control logic, its function is to output data to the converter to realize three-state control. Low level is valid, the output data of converter occupies the data bus. When it is at high level, the data output pin of converter is in three states, the device does not occupy the bus.

- **Inhibit** data locking control (Inhibit signal)
  This pin is the input pin of control logic, its function is to output data externally to the converter to realize optional latching or bypass control.
  At high level, the output data of the converter directly outputs without latching; at low level, the output data of the converter is latched, the data is not updated, but the internal loop is not interrupted, and tracking is working all the time. **Inhibit** has connected high resistance (whether the device adopts data bus to output the data depends on the state of **Enable**).

- **Byse1**: bit selection terminal
  This is a control terminal specially designed for connecting the converter with 8-bit data or 16-bit data bus. When the converter is connected with 16-bit data bus, Byse1 is pulled up internally, the converter can directly output 12-bit or 14-bit data; when the converter is connected with 8-bit data bus, Byse1 is at a high level, the converter outputs data of higher 8 bits (D<sub>1</sub>~D<sub>8</sub>), when Byse1 is at low level, the converter outputs data of the rest bits (copying the data of the rest bits to bit D<sub>1</sub>~D<sub>8</sub>), and automatically fills zero for the data of short bits. It shall be noted that it is only needed to connect D<sub>1</sub>~D<sub>8</sub> when the converter is connected with 8-bit data bus, other data pins are left unconnected.

8 Table of weight values

<table>
<thead>
<tr>
<th>bit number</th>
<th>angle</th>
<th>bit number</th>
<th>angle</th>
<th>bit number</th>
<th>angle</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 (MSB)</td>
<td>180.000</td>
<td>6</td>
<td>5.625</td>
<td>11</td>
<td>0.175 8</td>
</tr>
<tr>
<td>2</td>
<td>90.000</td>
<td>7</td>
<td>2.812 5</td>
<td>12 (for 12-bit LSB)</td>
<td>0.087 9</td>
</tr>
<tr>
<td>3</td>
<td>45.000</td>
<td>8</td>
<td>1.406 3</td>
<td>13</td>
<td>0.043 9</td>
</tr>
<tr>
<td>4</td>
<td>22.500</td>
<td>9</td>
<td>0.703 1</td>
<td>14 (for 14-bit LSB)</td>
<td>0.022 0</td>
</tr>
<tr>
<td>5</td>
<td>11.250</td>
<td>10</td>
<td>0.351 6</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

9 Connection diagram for typical application (Fig. 9)

Besides being directly used in precise measurement of rotational angle of the syncho or resolver, the shaft angle converter can also constitute a two-speed measurement system or other digital measurement control system of higher precision. Fig.9 is an example of a two-speed system composed of the converter. The two-speed system established on the principle of combination of coarse and precise measurement has a higher conversion precision, Fig.9 shows the two-speed conversion system composed of two synchros (or resolvers) coupled through the gearbox, two SDC converters and a two-speed processor HTSL19, its output reaches 19 bits.

![Fig. 9 Application of SDC Two-Speed System](image-url)
10 Package specifications (unit: mm) (Fig.10)

![Package specifications diagram](image)

Table 5 Case materials

<table>
<thead>
<tr>
<th>Case model</th>
<th>Header plating</th>
<th>Header</th>
<th>Cover</th>
<th>Covering plating</th>
<th>Pin material</th>
<th>Pin</th>
<th>Sealing style</th>
<th>Notes</th>
</tr>
</thead>
</table>

11 Part numbering key (Fig. 11)

![Part numbering key diagram](image)

**Application notes:**

✧ Supply the power correctly, upon power-on, be sure to correctly connect the positive and negative pole of the power supply for fear of burning.

✧ Connection of the converter

±15V, +5V and GND shall be connected to corresponding pins on the converter, notice that the polarities of the power supply must be correct, otherwise, components may be damaged. It is recommended to connect 0.1μF and 6.8μF bypass capacitance in parallel between each power supply terminal and ground. Signal and excitation source are allowed to be connected to S1, S2, S3 and S4 and RHi and RLo within an error of 5%. It is only needed to connect D1−D4 when the converter is connected with 8-bit data bus, other data pins are left unconnected.

When the converter is connected to 16-bit data bus, D1−D14 or (D1−D12) shall all be connected.

The signal input shall match the phase of the excitation so that they can be correctly connected with the converter, their phases are as follows:

(e.g. reference voltage 5V and signal voltage 3V are expressed as -5/3)
\[ R_{y_{\theta}} \sim R_{x_{\theta}} : V_R \sin \omega t \]

For the synchro:

- \( S_1 \sim S_3 \) is: \( E_{S_1-S_3} = E_{R_{x_{\theta}}-R_{y_{\theta}}} \sin \theta \sin \omega t \)
- \( S_3 \sim S_2 \) is: \( E_{S_3-S_2} = E_{R_{x_{\theta}}-R_{y_{\theta}}} \sin(\theta + 120^\circ) \sin \omega t \)
- \( S_2 \sim S_1 \) is: \( E_{S_2-S_1} = E_{R_{x_{\theta}}-R_{y_{\theta}}} \sin(\theta + 240^\circ) \sin \omega t \)

For the resolver:

- \( S_1 \sim S_3 \) is: \( E_{S_1-S_3} = E_{R_{x_{\theta}}-R_{y_{\theta}}} \sin \theta \sin \omega t \)
- \( S_2 \sim S_4 \) is: \( E_{S_2-S_4} = E_{R_{x_{\theta}}-R_{y_{\theta}}} \cos \theta \sin \omega t \)

- Upon assembly, the bottom of the product shall fit to the circuit board closely so as to avoid damage of pins, and shockproof provision shall be added, if necessary.
- When the user places an order for the product, detailed electric performance indexes shall refer to the relevant enterprise standard.